AMD SR5650: Difference between revisions

From 15h.org
Jump to navigation Jump to search
No edit summary
Tag: Manual revert
No edit summary
 
(11 intermediate revisions by the same user not shown)
Line 1: Line 1:
== AMD Source Code and Documentation ==
The [[AMD SR5650]], previously known as RD870S, is a powerful system logic designed for the server/workstation platform. The SR5650 boasts 26 PCI Express® (PCIe®) lanes, with 22 lanes dedicated to external PCIe devices and 4 for the A-Link Express II interface to AMD's Southbridges like the [[SP5100]] (formerly SB700S). The chipset is also equipped with the latest HyperTransportTM 3 and PCIe Gen 2 technologies, delivering exceptional performance in a compact 29mm x 29mm package.<ref>https://theretroweb.com/chips/5698</ref>
 
'''Official Source Code and Documentation'''
* [https://review.coreboot.org/c/coreboot/+/557 CIMx Source Code]
* [https://review.coreboot.org/c/coreboot/+/557 CIMx Source Code]
* [[:File:AMD SR5690 5670 5650 BIOS Developers Guide.pdf|BIOS Developer's Guide]]
* [https://15h.org/images/c/c3/AMD_SR5690_5670_5650_BIOS_Developers_Guide.pdf BIOS Developer's Guide]
* [[:File:AMD SR5690 5670 5650 Register Reference Guide.pdf|Register Reference Guide]]
* [https://15h.org/images/9/9a/AMD_SR5690_5670_5650_Register_Reference_Guide.pdf Register Reference Guide]
* [[:File:AMD SR5690 5670 5650 Register Programming Requirements.pdf|Register Programming Requirements]]
* [https://15h.org/images/b/b0/AMD_SR5690_5670_5650_Register_Programming_Requirements.pdf Register Programming Requirements]
* [[:File:AMD SR5650 Databook.pdf|Product Databook]]
* [https://15h.org/images/e/e4/AMD_SR5650_Databook.pdf Product Databook]
* [[:File:SR56x0 Product Errata.pdf|Product Errata]]
* [https://15h.org/images/5/5d/SR56x0_Product_Errata.pdf Product Errata]
== References ==

Latest revision as of 18:31, 31 March 2025

The AMD SR5650, previously known as RD870S, is a powerful system logic designed for the server/workstation platform. The SR5650 boasts 26 PCI Express® (PCIe®) lanes, with 22 lanes dedicated to external PCIe devices and 4 for the A-Link Express II interface to AMD's Southbridges like the SP5100 (formerly SB700S). The chipset is also equipped with the latest HyperTransportTM 3 and PCIe Gen 2 technologies, delivering exceptional performance in a compact 29mm x 29mm package.[1]

Official Source Code and Documentation

References